Built-in Self-test for Input / Output Buffers: Fpgas & Socs - Sudheer Vemula - Books - LAP LAMBERT Academic Publishing - 9783843370158 - December 29, 2010
In case cover and title do not match, the title is correct

Built-in Self-test for Input / Output Buffers: Fpgas & Socs

Sudheer Vemula

Price
$ 56.99

Ordered from remote warehouse

Expected delivery Aug 5 - 19
Add to your iMusic wish list

Built-in Self-test for Input / Output Buffers: Fpgas & Socs

Programmable Input/Output (I/O) cells are an integral part of any Field Programmable Gate Array (FPGA). The resources associated with the programmable I/O cells are increasing as newer architectures of FPGAs are being developed and this increases the importance of testing them. A general Built-In Self-Test (BIST) architecture to test the programmable I/O cells in FPGAs or associated with the FPGA core of System-on-Chip (SoC) implementations is proposed. The I/O cells are tested for various modes of operation along with their associated programmable routing resources. The proposed BIST architecture has been implemented and verified on Atmel AT94K10 and AT94K40 SoCs. A total of 161 and 303 configuration downloads are required to test the I/O cells of AT94K10 and AT94K40 devices, respectively. The use of an embedded processor for dynamic partial reconfiguration reduced the number of configuration downloads to three for both the AT94K10 and AT94K40 devices. The implementation of dynamic partial reconfiguration gave a speed up of 99.39 times in test time and a reduction in configuration memory storage requirements by 101 times for AT94K40 devices.

Media Books     Paperback Book   (Book with soft cover and glued back)
Released December 29, 2010
ISBN13 9783843370158
Publishers LAP LAMBERT Academic Publishing
Pages 100
Dimensions 226 × 6 × 150 mm   ·   158 g
Language English